## LMX2354

## PLLatinum Fractional N RF/ Integer N IF Dual Low Power Frequency Synthesizer LMX2354 2.5 GHz/550 MHz

## General Description

The LMX2354 is part of a family of monolithic integrated fractional $N /$ Integer $N$ frequency synthesizers designed to be used in a local oscillator subsystem for a radio transceiver. It is fabricated using National's $0.5 \mu \mathrm{ABiC} V$ silicon BiCMOS process. The LMX2354 contains quadruple modulus prescalers along with modulo 15 or 16 fractional compensation circuitry in the RF divider. The LMX2354 provides a continuous divide ratio of 80 to 32767 in 16/17/20/21 (1.2 GHz-2.5 GHz) fractional mode and 40 to 16383 in 8/9/12/13 ( $550 \mathrm{MHz}-1.2 \mathrm{GHz}$ ) fractional mode. The IF circuitry for the LMX2354 contains an 8/9 prescaler, and is fully programmable. Using a fractional N phase locked loop technique, the LMX2354 can generate very stable low noise control signals for UHF and VHF voltage controlled oscillators (VCOs).
For the RF PLL, a highly flexible 16 level programmable charge pump supplies output current magnitudes from 100 $\mu \mathrm{A}$ to 1.6 mA . Two uncommitted CMOS outputs can be used to provide external control signals, or configured to FastLock mode. Serial data is transferred into the LMX2354 via a three wire interface (Data, LE, Clock). Supply voltage can range from 2.7 V to 5.5 V . The LMX2354 family features very low current consumption; typically LMX2354 (2.5 GHz) - 7.0 mA . The LMX2354 are available in a 24 -pin TSSOP surface mount plastic package and 24-pin CSP.

## Features

- Pin compatible/functional equivalent to the LMX2350
- Enhanced Low Noise Fractional Engine
- 2.7 V to 5.5 V operation
- Low current consumption LMX2354: $\mathrm{I}_{\mathrm{CC}}=7 \mathrm{~mA}$ typical at 3 V
- Programmable or logical power down mode: $\mathrm{I}_{\mathrm{CC}}=5 \mu \mathrm{~A}$ typical at 3 V
- Modulo 15 or 16 fractional RF N divider supports ratios of $1,2,3,4,5,8,15$, or 16
- Programmable charge pump current levels RF $100 \mu \mathrm{~A}$ to 1.6 mA in $100 \mu \mathrm{~A}$ steps IF $100 \mu \mathrm{~A}$ or $800 \mu \mathrm{~A}$
- Digital filtered lock detect
- Available in 24 -pin TSSOP and 24-pin CSP


## Applications

- Portable wireless communications (PCS/PCN, cordless)
- Dual mode cellular telephone systems
- Zero blind slot TDMA systems
- Spread spectrum communication systems (CDMA)
- Cable TV Tuners (CATV)

Functional Block Diagram


## 藏 Connection Diagrams



Order Number LMX2354TM or LMX2355TM See NS Package Number MTC24


Order Number LMX2354SLB or LMX2355SLB See NS Package Number SLB

## Pin Descriptions

| Pin No. for TSSOP Package | Pin No. for CSP Package | Pin <br> Name | I/O | Description |
| :---: | :---: | :---: | :---: | :---: |
| 1 | 24 | OUT0 | O | Programmable CMOS output. Level of the output is controlled by IF_N [17] bit. |
| 2 | 1 | $\mathrm{V}_{\mathrm{CC}_{\text {RF }}}$ | - | RF PLL power supply voltage input. Must be equal to $\mathrm{Vcc}_{\mathrm{IF}}$. May range from 2.7 V to 5.5 V . Bypass capacitors should be placed as close as possible to this pin and be connected directly to the ground plane. |
| 3 | 2 | $\mathrm{V}_{\text {PRF }}$ | - | Power supply for RF charge pump. Must be $\geq \mathrm{V}_{\mathrm{CC}_{\text {RF }}}$ and $\mathrm{V}_{\mathrm{CC}_{\text {IF }}}$. |
| 4 | 3 | $\mathrm{CP}_{\text {orf }}$ | 0 | RF charge pump output. Connected to a loop filter for driving the control input of an external VCO. |
| 5 | 4 | GND | - | Ground for RF PLL digital circuitry. |
| 6 | 5 | fin RF | I | RF prescaler input. Small signal input from the VCO. |
| 7 | 6 | $\overline{\text { fin RF }}$ | 1 | RF prescaler complimentary input. A bypass capacitor should be placed as close as possible to this pin and be connected directly to the ground plane. |
| 8 | 7 | GND | - | Ground for RF PLL analog circuitry. |
| 9 | 8 | $\mathrm{OSC}_{\text {RF }}$ | I | Dual mode oscillator output or RF R counter input. Has a $\mathrm{V}_{\mathrm{CC}} / 2$ input threshold when configured as an input and can be driven from an external CMOS or TTL logic gate. |
| 10 | 9 | $\mathrm{OSC}_{\text {IF }}$ | I | Oscillator input which can be configured to drive both the IF and RF R counter inputs or only the IF R counter depending on the state of the OSC programming bit. (See functional description 1.1 and programming description 3.1.) |
| 11 | 10 | Fo/LD | 0 | Multiplexed output of N or R divider and RF/IF lock detect. CMOS output. (See programming description 3.1.5.) |
| 12 | 11 | RF_EN | 1 | RF PLL Enable. Powers down RF N and R counters, prescaler, and TRI-STATE ${ }^{\circledR}$ charge pump output when LOW. Bringing RF_EN high powers up RF PLL depending on the state of RF_CTL_WORD. (See functional description 1.9.) |
| 13 | 12 | IF_EN | I | IF PLL Enable. Powers down IF N and R counters, prescaler, and TRI-STATE charge pump output when LOW. Bringing IF_EN high powers up IF PLL depending on the state of IF_CTL_WORD. (See functional description 1.9.) |
| 14 | 13 | CLOCK | I | High impedance CMOS Clock input. Data for the various counters is clocked into the 24 -bit shift register on the rising edge. |
| 15 | 14 | DATA | I | Binary serial data input. Data entered MSB first. The last two bits are the control bits. High impedance CMOS input. |
| 16 | 15 | LE | I | Load Enable high impedance CMOS input. Data stored in the shift registers is loaded into one of the 4 internal latches when LE goes HIGH. (See functional description 1.7.) |
| 17 | 16 | GND | - | Ground for IF analog circuitry. |
| 18 | 17 | $\overline{\text { fin IF }}$ | 1 | IF prescaler complimentary input. A bypass capacitor should be placed as close as possible to this pin and be connected directly to the ground plane. |
| 19 | 18 | fin IF | 1 | IF prescaler input. Small signal input from the VCO. |
| 20 | 19 | GND | - | Ground for IF digital circuitry. |
| 21 | 20 | $\mathrm{CPO}_{\text {IF }}$ | O | IF charge pump output. For connection to a loop filter for driving the input of an external VCO. |
| 22 | 21 | $\mathrm{V}_{\text {PIF }}$ | - | Power supply for IF charge pump. Must be $\geq \mathrm{V}_{\mathrm{CC}_{\mathrm{RF}}}$ and $\mathrm{V}_{\mathrm{CC}_{\mathbb{I F}}}$. |
| 23 | 22 | $\mathrm{V}_{\text {CCIF }}$ | - | IF power supply voltage input. Must be equal to $\mathrm{V}_{\mathrm{CC}_{\text {RF }}}$. Input may range from 2.7 V to 5.5 V . Bypass capacitors should be placed as close as possible to this pin and be connected directly to the ground plane. |
| 24 | 23 | OUT1 | O | Programmable CMOS output. Level of the output is controlled by IF_N [18] bit. |

Absolute Maximum Ratings (Notes 1, 2)

| Parameter | Symbol | Value |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |
| Power Supply Voltage | $\mathrm{V}_{\mathrm{CC}_{\text {RF }}}$ | -0.3 |  | 6.5 | V |
|  | $\mathrm{V}_{\mathrm{CC}_{\text {IF }}}$ | -0.3 |  | 6.5 | V |
|  | $V p_{\text {RF }}$ | -0.3 |  | 6.5 | V |
|  | $V p_{\text {IF }}$ | -0.3 |  | 6.5 | V |
| Voltage on any pin with GND $=0 \mathrm{~V}$ | Vi | -0.3 |  | $\mathrm{V}_{\mathrm{cc}}+0.3$ | V |
| Storage Temperature Range | Ts | -65 |  | +150 | $\mathrm{C}^{\circ}$ |
| Lead Temperature (Solder 4 sec .) | $\mathrm{T}_{\mathrm{L}}$ |  |  | +260 | $\mathrm{C}^{\circ}$ |

## Recommended Operating Conditions

| Parameter | Symbol | Value |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |
| Power Supply Voltage | $\mathrm{V}_{\text {CC }}{ }_{\text {RF }}$ | 2.7 |  | 5.5 | V |
|  | $\mathrm{V}_{\mathrm{CC}_{\text {IF }}}$ | $\mathrm{V}_{\mathrm{CC}_{\text {RF }}}$ |  | $\mathrm{V}_{\text {CC }}{ }_{\text {RF }}$ | V |
|  | $\mathrm{V}_{\text {pRF }}$ | $\mathrm{V}_{\mathrm{cc}}$ |  | 5.5 | V |
|  | $\mathrm{V}_{\text {plF }}$ | $\mathrm{V}_{\mathrm{Cc}}$ |  | 5.5 | V |
| Operating Temperature | $\mathrm{T}_{\mathrm{A}}$ | -40 |  | +85 | ${ }^{\circ} \mathrm{C}$ |

Note 1: "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed.

Note 2: This Device is a high performance RF integrated circuit with an ESD rating < 2 kV and is ESD sensitive. Handling and assembly of this device should only be done at ESD-free workstations.

Electrical Characteristics $\left(\mathrm{V}_{\text {CCRF }}=\mathrm{V}_{\text {CCIF }}=\mathrm{V}_{\mathrm{P}_{\text {RF }}}=\mathrm{V}_{\text {PIIF }}=3.0 \mathrm{~V} ;-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C}\right.$ except as specified)
All min/max specifications are guaranteed by design, or test, or statistical methods.

| Symbol | Parameter | Conditions | Value |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| GENERAL |  |  |  |  |  |  |
| $\mathrm{I}_{\mathrm{CC}}$ | Power Supply Current | RF and IF |  | 6.0 | 8.5 | mA |
|  |  | IF Only |  | 1.1 | 2.0 | mA |
| $\mathrm{I}_{\text {CC-PWDN }}$ | Power Down Current | RF_EN = IF_EN = LOW |  | 20 | 50 | $\mu \mathrm{A}$ |
| $\mathrm{f}_{\text {in }}$ RF | RF Operating Frequency |  | 0.5 |  | 2.5 | GHz |
| $\mathrm{f}_{\text {in }}$ IF | IF Operating Frequency |  | 10 |  | 550 | MHz |
| $\mathrm{f}_{\text {Osc }}$ | Oscillator Frequency | No load on OSC RF | 2 |  | 50 | MHz |
| f $\phi$ | Phase Detector Frequency | RF and IF |  |  | 10 | MHz |
| $\mathrm{Pf}_{\text {in } \mathrm{RF}}$ | RF Input Sensitivity | $\mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}$ | -15 |  | 0 | dBm |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ | -10 |  | 0 | dBm |
| $\mathrm{Pf}_{\text {in IF }}$ | IF Input Sensitivity | $2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V}$ | -10 |  | 0 | dBm |
| $\mathrm{V}_{\text {OSC }}$ | Oscillator Sensitivity | OSC $_{\text {IF }}$, OSC $_{\text {RF }}$ | 0.5 |  | $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{V}_{\mathrm{PP}}$ |
| CHARGE PUMP |  |  |  |  |  |  |
| ICPo-source RF | RF Charge Pump Output Current (see Programming Description 3.2.2) | $\begin{aligned} & \text { VCPo Vp/2, RF_CP_WORD = } \\ & 0000 \end{aligned}$ |  | -100 |  | $\mu \mathrm{A}$ |
| ICPo-sink RF |  | $\begin{aligned} & \text { VCPo = Vp/2, RF_CP_WORD = } \\ & 0000 \end{aligned}$ |  | 100 |  | $\mu \mathrm{A}$ |
| ICPo-source RF |  | $\begin{aligned} & \text { VCPo = Vp/2, RF_CP_WORD = } \\ & 1111 \end{aligned}$ |  | -1.6 |  | mA |
| ICPo-sink RF |  | $\begin{aligned} & \text { VCPo = Vp/2, RF_CP_WORD = } \\ & 1111 \end{aligned}$ |  | 1.6 |  | mA |

Electrical Characteristics
$\left(\mathrm{V}_{\mathrm{ccRF}}=\mathrm{V}_{\mathrm{cCIF}}=\mathrm{V}_{\mathrm{P}_{\mathrm{RF}}}=\mathrm{V}_{\mathrm{P}_{\mathrm{IIF}}}=3.0 \mathrm{~V} ;-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C}\right.$ except as specified $)$
All min/max specifications are guaranteed by design, or test, or statistical methods. (Continued)

| Symbol | Parameter | Conditions | Value |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| ICPo-source IF | IF Charge Pump Output Current (see Programming Description 3.1.4) | VCPo = Vp/2, CP_GAIN_8 = 0 |  | -100 |  | $\mu \mathrm{A}$ |
| $\mathrm{ICPO}_{\text {sink }}^{\text {IF }}$ |  | VCPo $=\mathrm{Vp} / 2, \mathrm{CP}$ _GAIN_8 $=0$ |  | 100 |  | $\mu \mathrm{A}$ |
| ICPo-source IF |  | VCPo $=$ Vp/2, CP_GAIN_8 $=1$ |  | -800 |  | $\mu \mathrm{A}$ |
| ICPo-sink IF |  | VCPo = Vp/2, CP_GAIN_8 = 1 |  | 800 |  | $\mu \mathrm{A}$ |
| ICPO-Tri | Charge Pump TRI-STATE Current | $\begin{aligned} & 0.5 \leq \text { VCPo } \leq \text { Vp }-0.5 \\ & -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C} \end{aligned}$ | -2.5 |  | 2.5 | nA |
| $\begin{aligned} & \hline \text { RF ICPo-sink } \\ & \text { vs. ICPo-source } \end{aligned}$ | RF CP Sink vs. Source Mismatch | $\begin{aligned} & \mathrm{VCPo}=\mathrm{Vp} / 2 \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \mathrm{RF} \text { ICPo }=900 \mu \mathrm{~A}-1.6 \mathrm{~mA} \end{aligned}$ |  | 3.5 | 10 | \% |
| ICPo vs. VCPo | CP Current vs. Voltage Variation | $\begin{aligned} & 0.5 \leq \mathrm{VCPo} \leq \mathrm{Vp}-0.5 \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \text { RF ICPo } \end{aligned}$ |  | 5 | 10 | \% |
| ICPo vs. T | CP Current vs Temperature | $\begin{aligned} & \text { VCPo }=\mathrm{Vp} / 2 \\ & -40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C} \text { RF ICPo } \end{aligned}$ |  | 8 |  | \% |
| $\mathrm{V}_{\mathrm{CP}}$ | Charge Pump Output Voltage (RF only) | $2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 3.3 \mathrm{~V}$, Doubler Enabled |  | $\begin{gathered} 2^{*} \mathrm{~V}_{\mathrm{CC}} \\ -0.5 \end{gathered}$ |  | V |

DIGITAL INTERFACE (DATA, CLK, LE, EN, FoLD)

| $\mathrm{V}_{\mathrm{IH}}$ | High-level Input Voltage | $($ Note 3) | $0.8 \mathrm{~V}_{\mathrm{CC}}$ |  |  | V |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-level Input Voltage | $($ Note 3) |  |  | $0.2 \mathrm{~V}_{\mathrm{CC}}$ | V |
| $\mathrm{I}_{\mathrm{IL}}$ | Low-level Input Current | $\mathrm{V}_{\mathrm{IL}}=0, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V}$, (Note 3) | -1.0 |  | 1.0 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{IH}}$ | High-level Input Current | $\mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$, (Note 3) | -1.0 |  | 1.0 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{IH}}$ | Oscillator Input Current | $\mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{IL}}$ | Oscillator Input Current | $\mathrm{V}_{\mathrm{IL}}=0, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ | -100 |  |  | $\mu \mathrm{~A}$ |
| $\mathrm{~V}_{\mathrm{OH}}$ | High-level Output Voltage | $\mathrm{I}_{\mathrm{OH}}=-500 \mu \mathrm{~A}$ | $\mathrm{~V}_{\mathrm{CC}}$ |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ |  | High-level Output Voltage | $\mathrm{I}_{\mathrm{OL}}=500 \mu \mathrm{~A}$ |  |  | 0.4 |

MICROWIRE TIMING

| $\mathrm{t}_{\mathrm{CS}}$ | Data to Clock Setup Time | See Data Input Timing | 50 |  | ns |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{CH}}$ | Data to Clock Hold Time | See Data Input Timing | 10 |  |  |
| $\mathrm{t}_{\mathrm{CWH}}$ | Clock Pulse Width High | See Data Input Timing | 50 |  | ns |
| $\mathrm{t}_{\mathrm{CWL}}$ | Clock Pulse Width Low | See Data Input Timing | 50 |  | ns |
| $\mathrm{t}_{\mathrm{ES}}$ | Clock to Load Enable Set <br> Up Time | See Data Input Timing | 50 | ns |  |
| $\mathrm{t}_{\text {EW }}$ | Load Enable Pulse Width | See Data Input Timing | 50 | ns |  |

Note 3: except $f_{I N}, O S C_{I F}$ and $O S C_{R F}$

## Charge Pump Current Specification Definitions



I1 $=\mathrm{CP}$ sink current at $\mathrm{V}_{\mathrm{Do}}=\mathrm{Vp}-\Delta \mathrm{V}$
$\mathrm{I} 2=\mathrm{CP}$ sink current at $\mathrm{V}_{\mathrm{Do}}=\mathrm{Vp} / 2$
$I 3=C P$ sink current at $V_{D o}=\Delta V$
$14=C P$ source current at $V_{D o}=V p-\Delta V$
$15=C P$ source current at $V_{D o}=V p / 2$
$16=C P$ source current at $V_{D o}=\Delta V$
$\Delta \mathrm{V}=$ Voltage offset from positive and negative rails. Dependent on VCO tuning range relative to $\mathrm{V}_{C C}$ and ground. Typical values are between 0.5 V and 1.0 V .
Note 4: $I_{D o}$ vs $V_{D o}=$ Charge Pump Output Current magnitude variation vs Voltage $=[1 / 2 *\{| | 1|-||3|\}] /[1 / 2 *\{| | 1|+||3|\}] * 100 \%$ and $[1 / 2 *\{| | 4|-||6|\}] /[1 / 2 *\{| | 4 \mid+$ ||6|\}] * 100\%
Note 5: $\mathrm{I}_{\text {Do-sink }}$ vs $\mathrm{I}_{\mathrm{Do} \text {-source }}=$ Charge Pump Output Current Sink vs Source Mismatch $=[||2|-||5|] /[1 / 2 *\{| | 2|+||5|\}] * 100 \%$
Note 6: $\mathrm{I}_{\mathrm{Do}}$ vs $\mathrm{T}_{\mathrm{A}}=$ Charge Pump Output Current magnitude variation vs Temperature $=\left[| | 2\right.$ @temp| - ||2 @ $\left.25^{\circ} \mathrm{C} \mid\right] /\left|\left|2 @ 25^{\circ} \mathrm{C}\right| * 100 \%\right.$ and $[| | 5 @$ temp| $-| | 5 @$ $\left.25^{\circ} \mathrm{C} \mid\right] /| | 5$ @ $25^{\circ} \mathrm{C} \mid * 100 \%$

RF Sensitivity Test Block Diagram


Note: $N=10,000 \quad R=50 \quad P=16$
Note: Sensitivity limit is reached when the error of the divided RF output, $F_{0} L D$, is $\geq 1 \mathrm{~Hz}$.

## Typical Performance Characteristics



20004825

## Charge Pump Current vs $\mathrm{CP}_{\mathrm{o}}$ Voltage RF_CP_WORD = 0000 and 0111 IF CP_GAIN_8 = 0 and 1




20004827

Typical Performance Characteristics
Sink vs Source Mismatch
(See (Note 6) under Charge Pump Current Specification Definitions)

$0 \quad 0.51 .01 .52 .02 .53 .03 .54 .04 .5$ 5.0 0.5
CPo Voltage (V)
20004830
(Continued)
RF Input Impedance
$\mathrm{V}_{\mathrm{cc}}=2.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{f}_{\mathrm{IN}}=550 \mathrm{MHz}$ to
$2.5 \mathrm{GHz}\left(\overline{\mathrm{f}}_{\mathrm{IN}}\right.$ Capacitor $\left.=100 \mathrm{pF}\right)$


Marker $1=550 \mathrm{MHz}$, Real $=212.39$, Imaginary $=-230.53$
Marker $2=1 \mathrm{GHz}$, Real $=104.52$, Imaginary $=-178.9$
Marker $3=1.8 \mathrm{GHz}$, Real $=58.703$, Imaginary $=-114.05$
Marker $4=2.5 \mathrm{GHz}$, Real $=43.059$, Imaginary $=-107.78$
20004831

## IF Input Impedance

$\mathrm{V}_{\mathrm{cc}}=2.7 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{f}_{\mathrm{IN}}=50 \mathrm{MHz}$ to 550 MHz ( $\overline{\mathrm{f}} \mathrm{CN}$ Capacitor $=100 \mathrm{pF}$ )


Marker $1=50 \mathrm{MHz}$, Real $=575.91$, Imaginary $=-330.06$
Marker $2=200 \mathrm{MHz}$, Real $=388.39$, Imaginary $=-237.7$
Marker $3=550 \mathrm{MHz}$, Real $=276.67$, Imaginary $=-219.84$
Marker $4=550 \mathrm{MHz}$, Real $=154.95$, Imaginary $=-173.8$
20004832


Typical Performance Characteristics (Continued)



## Functional Description

### 1.0 GENERAL

The basic phase-lock-loop (PLL) configuration consists of a high-stability crystal reference oscillator, a frequency synthesizer such as the National Semiconductor LMX2354, a voltage controlled oscillator (VCO), and a passive loop filter. The frequency synthesizer includes a phase detector, current mode charge pump, as well as programmable reference $[R]$ and feedback [ N ] frequency dividers. The VCO frequency is established by dividing the crystal reference signal down via the $R$ counter to obtain a frequency that sets the comparison frequency. This reference signal, $f_{r}$, is then presented to the input of a phase/frequency detector and compared with another signal, $\mathrm{f}_{\mathrm{p}}$, the feedback signal, which was obtained by dividing the VCO frequency down by way of the N counter and fractional circuitry. The phase/frequency detector's current source outputs pump charge into the loop filter, which then converts the charge into the VCO's control voltage. The phase/frequency comparator's function is to adjust the voltage presented to the VCO until the feedback signal's frequency (and phase) match that of the reference signal. When this 'phase-locked' condition exists, the RF VCO's frequency will be $\mathrm{N}_{+} \mathrm{F}$ times that of the comparison frequency, where N is the integer divide ratio and F is the fractional component. The fractional synthesis allows the phase detector frequency to be increased while maintaining the same frequency step size for channel selection. The division value N is thereby reduced giving a lower phase noise referred to the phase detector input, and the comparison frequency is increased allowing faster switching times.

### 1.1 REFERENCE OSCILLATOR INPUTS

The reference oscillator frequency for the RF and IF PLLs is provided by an external reference through the OSC IF $_{\text {IF }}$ pin and $\mathrm{OSC}_{\text {RF }}$ pin. $\mathrm{OSC}_{\mathrm{IF}} / \mathrm{OSC}_{\text {RF }}$ block can operate 50 MHz with an input sensitivity of 0.5 Vpp . The OSC bit (see programming description 4.1.1), selects whether the oscillator input pins $O S C_{I F}$ and $O S C_{R F}$ drive the IF and RF R counters separately or by a common input signal path. When an external TCXO is connected only at the OSC ${ }_{\text {IF }}$ input pin and not at the $\mathrm{OSC}_{\text {RF }}$ pin, the TCXO drives both IF R counter
and RF R counter. When configured as separate inputs, the OSC $_{\text {IF }}$ pin drives the IF R counter while the OSC RF drives the RF R counter. The inputs have a $\mathrm{V}_{\mathrm{CC}} / 2$ input threshold and can be driven from an external CMOS or TTL logic gate.

### 1.2 REFERENCE DIVIDERS (R COUNTERS)

The RF and IF R Counters are clocked through the oscillator block either separately or in common. The maximum frequency is 50 MHz . Both R Counters are 15-bit CMOS counters with a divide range from 3 to 32,767 . (See programming description 4.1.3.)

### 1.3 PROGRAMMABLE DIVIDERS (N COUNTERS)

The RF and IF N Counters are clocked by the small signal fin RF and fin IF input pins respectively. The RF N Counter can be configured as a fractional or fully integer counter. The LMX2354 RF N counter is 19 bits with 15 bits integer divide and 4 bits fractional. The integer part is configured as a 2 -bit A Counter, a 2-bit B Counter and a 11-bit C Counter. The LMX2354 is capable of operating from 500 MHz to 1.2 GHz with the $8 / 9 / 12 / 13$ prescaler offering a continuous integer divide range from 40 to 16,383 in fractional mode and 24 to 262143 in full integer mode. The LMX2354 is capable of operating from 1.2 GHz to 2.5 GHz with the $16 / 17 / 20 / 21$ prescaler offering a continuous integer divide range from 80 to 32,767 in fractional mode and 48 to 52,4287 in full integer mode. The RF counters for the LMX2354 also contain fractional compensation, programmable in either $1 / 15$ or $1 / 16$ modes. The LMX2354 IF N counter is 15 -bit integer divider configured with a 3-bit A Counter and a 12-bit B Counter offering a continuous integer divide range from 56 to 32,767 over the frequency range of 10 MHz to 550 MHz . The IF N counter does not include fractional compensation. The tables below show the differences between the LMX2354 in integer mode and in quadruple modulus prescaler with $\mathrm{P}=$ $16 / 17 / 20 / 21$. Also, the tables show that the bit used for the lower modulus prescaler values is different between the LMX2350 and the LMX2354. For the LMX2350 bit $\mathrm{N}<9>=0$ (MSB of the A Word) is used for the 16/17 modulus and for the LMX2354 bit $N<8>=0$ is used for the $8 / 9 / 12 / 13$ modulus. So if the LMX2354 is replacing a LMX2350 then bits $\mathrm{N}<8>$ and $\mathrm{N}<9>$ need to be swapped.

LMX2354 RF N Counter Register in Fractional Mode with P = 16/17/20/21:

|  | C Word |  |  |  |  |  |  |  |  |  |  | B Word |  | A Word |  | Fractional Word |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| N | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 |
| 1-47 | Divide ratios less than 48 are impossible since it is required that $\mathrm{C} \geq 3$ |  |  |  |  |  |  |  |  |  |  |  |  |  |  | These bits are used for the fractional word when the part is operated in fractional mode |  |  |  |
| 48-79 | Some of these values are legal divide ratios, some are not |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 80* | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 |  |  |  |  |
| 81 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 |  |  |  |  |

## Functional Description (Continued)

LMX2354 RF N Counter Register in Fractional Mode with P = 8/9/12/13

*Minimum continuous divide ratio is $\mathrm{P} \cdot[\mathrm{MAX}\{\mathrm{A}, \mathrm{B}\}+2]$

### 1.3.1 Prescaler

The RF and IF inputs to the prescaler consist of fin and /fin; which are complimentary inputs to differential pair amplifiers. The complimentary inputs are internally coupled to ground with a 10 pF capacitor. These inputs are typically AC coupled to ground through external capacitors as well. The input buffer drives the A counter's ECL D-type flip flops in a dual modulus configuration. An 8/9/12/13 or 16/17/20/21 prescale ratio can be selected for the LMX2354. The IF circuitry for both the LMX2354 contains an 8/9 prescaler. The prescaler clocks the subsequent CMOS flip-flop chain comprising the fully programmable $A$ and $B$ counters.

### 1.3.2 Fractional Compensation

The fractional compensation circuitry of the LMX2354 RF dividers allows the user to adjust the VCO's tuning resolution in $1 / 16$ or $1 / 15$ increments of the phase detector comparison frequency. A 4-bit register is programmed with the fractions desired numerator, while another bit selects between fractional 15 and 16 modulo base denominator (see programming description 5.2.3). An integer average is accomplished by using a 4-bit accumulator. A variable phase delay stage compensates for the accumulated integer phase error, minimizing the charge pump duty cycle, and reducing spurious levels. This technique eliminates the need for compensation current injection in to the loop filter. Overflow signals generated by the accumulator are equivalent to 1 full VCO cycle, and result in a pulse swallow.

### 1.4 PHASE/FREQUENCY DETECTOR

The RF and IF phase/frequency detectors are driven from their respective N and R counter outputs. The phase detector outputs control the charge pumps. The polarity of the pump-up or pump-down control is programmed using RF_PD_POL or IF_PD_POL depending on whether RF/IF VCO characteristics are positive or negative (see programming descriptions 4.1.4 and 4.2.2). The phase detector also receives a feedback signal from the charge pump, in order to eliminate dead zone.

### 1.5 CHARGE PUMP

The phase detector's current source outputs pump charge into an external loop filter, which then converts the charge into the VCO's control voltage. The charge pumps steer the
charge pump output, CPo, to Vcc (pump-up) or ground (pump-down). When locked, CPo is primarily in a TRI-STATE ${ }^{\circledR}$ mode with small corrections. The RF charge pump output current magnitude is programmable from $100 \mu \mathrm{~A}$ to 1.6 mA in $100 \mu \mathrm{~A}$ steps as shown in table in programming description 4.2.2. The IF charge pump is set to either $100 \mu \mathrm{~A}$ or $800 \mu \mathrm{~A}$ levels using bit IF_R [19] (see programming description 4.1.4).

### 1.6 VOLTAGE DOUBLER

The $\mathrm{V}_{\text {pRF }}$ pin is normally driven from an external power supply over a range of $\mathrm{V}_{\mathrm{CC}}$ to 5.5 V to provide current for the RF charge pump circuit. An internal voltage doubler circuit connected between the $\mathrm{V}_{\mathrm{Cc}}$ and $\mathrm{V}_{\text {pRF }}$ supply pins alternately allows $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}( \pm 10 \%)$ users to run the RF charge pump circuit at close to twice the $\mathrm{V}_{\mathrm{cc}}$ power supply voltage. The voltage doubler mode is enabled by setting the V2_EN bit (RF_R [22]) to a HIGH level. The voltage doubler's charge pump driver originates from the RF oscillator input $\left(O S C_{R F}\right)$. The average delivery current of the doubler is less than the instantaneous current demand of the RF charge pump when active and is thus not capable of sustaining a continuous out of lock condition. A large external capacitor connected to $\mathrm{V}_{\text {pRF }}(\approx 0.1 \mu \mathrm{~F})$ is therefore needed to control power supply droop when changing frequencies.

### 1.7 MICROWIRE ${ }^{\text {TM }}$ SERIAL INTERFACE

The programmable functions are accessed through the MICROWIRE serial interface. The interface is made of 3 functions: clock, data and latch enable (LE). Serial data for the various counters is clocked in from data on the rising edge of clock, into the 24 -bit shift register. Data is entered MSB first. The last two bits decode the internal register address. On the rising edge of LE, data stored in the shift register is loaded into one of the 4 appropriate latches (selected by address bits). A complete programming description is included in the following sections.

## Functional Description <br> (Continued)

### 1.8 Fo/LD MULTIFUNCTION OUTPUT

The Fo/LD output pin can deliver several internal functions including analog/digital lock detects, and counter outputs. See programming description 4.1.5 for more details.

### 1.8.1 Lock Detect

A digital filtered lock detect function is included with each phase detector through an internal digital filter to produce a logic level output available on the Fo/LD output pin if selected. The lock detect output is high when the error between the phase detector inputs is less than 15 ns for 5 consecutive comparison cycles. The lock detect output is low when the error between the phase detector outputs is more than 30 ns for one comparison cycle. An analog lock detect signal is also selectable. The lock detect output is always low when the PLL is in power down mode. See programming descriptions 4.1.5, 5.6-5.8 for more details.

RF_EN pin controls the RF PLL; IF_EN pin controls the IF $P L \bar{L}$. When both pins are high, the power down bits determine the state of power control (see programming description 5.2.1.2). Activation of any PLL power down mode results in the disabling of the respective N counter and de-biasing of its respective fin input (to a high impedance state). The R counter functionality also becomes disabled when the power down bit is activated. The reference oscillator block powers down and the OSC ${ }_{\text {IF }}$ pin reverts to a high impedance state when both RF and IF enable pins or power down bit's are asserted, unless the V2_EN bit (RF_R[22]) is high. Power down forces the respective charge pump and phase comparator logic to a TRI-STATE condition. A power down counter reset function resets both N and R counters. Upon powering up the N counter resumes counting in "close" alignment with the $R$ counter (The maximum error is one prescaler cycle). The MICROWIRE control register remains active and capable of loading and latching in data during all of the power down modes.

### 1.9 POWER CONTROL

Each PLL is individually power controlled by device enable pins or MICROWIRE power down bits. The enable pins override the power down bits except for the V2_EN bit. The

### 2.0 Major Differences between the LMX2354 and the LMX2350/52

|  | LMX2350/52 | LMX2354 |
| :--- | :--- | :--- |
| OSC $_{\text {IF }}$ | Supports resonator mode. | Does not support resonator mode. |
| Low modulus prescale (Note 7) | $\begin{array}{l}\text { 5-bit A counter, so if 16/17 prescale, bit-5 is } \\ \text { the unused place holder. }\end{array}$ | $\begin{array}{l}\text { 4-bit A/B counters, so if 8/9/12/13, bit-4 is } \\ \text { the unused place holder. }\end{array}$ |
| RF Prescaler | $\begin{array}{l}\text { LMX2350-32/33 or 16/17 } \\ \text { LMX2352-16/17 or 8/9 }\end{array}$ | LMX2354-16/17/20/21 or 8/9/12/13 |$]$| Fractional Engine | Standard. Fractional Compensation cannot <br> be turned off. | Similar structure to the LMX2350/52, but with <br> some modifications for improved phase noise <br> and spurs. Fractional Compensation can be <br> turned off. |
| :--- | :--- | :--- |

Note 7: If the LMX2354 is replacing a LMX2350/52 in a design, and you are using the lower modulus prescale value (16/17 on the LMX2350 changes to 8/9/12/13 on the LMX2354), the unused prescaler bit of the LMX2350/52 needs to shift down one bit from $N<9>$ to $N<8>$.

## Programming Description

### 3.0 INPUT DATA REGISTER

The descriptions below describe the 24-bit data register loaded through the MICROWIRE Interface. The data register is used to program the 15 -bit IF_R counter register, and the 15 -bit RF_R counter register, the 15-bit IF_N counter register, and the 19-bit RF_N counter register. The data format of the 24 -bit data register is shown below. The control bits CTL [1:0] decode the internal register address. On the rising edge of LE, data stored in the shift register is loaded into one of 4 appropriate latches (selected by address bits). Data is shifted in MSB first

| MSB | LSB |  |
| :--- | ---: | ---: |
|  | DATA [21:0] | CTL[1:0] |
| 23 | 2 | 1 |

### 3.1 Register Location Truth Table

| CTL [1:0] |  | DATA Location |
| :--- | :--- | :--- |
| $\mathbf{1}$ | $\mathbf{0}$ |  |
| 0 | 0 | IF_R register |
| 0 | 1 | IF_N register |
| 1 | 0 | RF_R register |
| 1 | 1 | RF_N register |

### 3.2 Register Content Truth Table



### 4.0 PROGRAMMABLE REFERENCE DIVIDERS

### 4.1 IF_R REGISTER

If the Control Bits (CTL [1:0]) are 00 , when data is transferred from the 24-bit shift register into a latch when LE is transitioned high. This register determines the IF R counter value, IF Charge pump current, FoLD pin output, fractonal modulus, and oscillator mode.

| MSB |  |  |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| OSC | FRAC_16 | FoLD [2:0] |  | IF_CP_WORD [1:0] | IF_R_CNTR [14:0] | 0 | 0 |
| 23 | 22 | 21 | 19 | 18 | 17 | 16 | 2 |

### 4.1.1 OSC (IF_R[23])

The OSC bit, IF_R [23], selects whether the oscillator inputs OSC $_{\text {IF }}$ and OSC $_{\text {RF }}$ drive the IF and RF R counters separately or by a common input signal path. When $O S C=0$, the $O S C_{I F}$ pin drives the IF R counter while the $O S C_{\text {RF }}$ pin drives the RF R counter. When the $O S C=1$, the $O S C_{\text {IF }}$ pin drives both $R$ counters.

### 4.1.2 FRAC_16 (IF_R[22])

The FRAC_16 bit, IF_R [22], is used to set the fractional compensation at either $1 / 16$ and $1 / 15$ resolution. When FRAC-16 is set to one, the fractional modulus is set to $1 / 16$ resolution, and FRAC_16 $=0$ corresponds to $1 / 15$ (See section 5.2.3).

Programming Description (Continued)

### 4.1.3 15-BIT PROGRAMMABLE REFERENCE DIVIDER RATIO (R COUNTER) (IF_R[2]-IF_R[16])

| IF_R_CNTR/RF_R_CNTR |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Divide Ratio | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| 3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 |
| 4 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 |
| - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - |
| 32,767 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

Notes: Divide ratio: 3 to 32,767 (Divide ratios less than 3 are prohibited).
RF_R_CNTR/IF_R_CNTR These bits select the divide ratio of the programmable reference dividers.
4.1.4 IF_CP_WORD (IF_R[17]-IF_R[18])

| CP_GAIN_8 | IF_PD_POL |
| :--- | :--- |


| BIT | LOCATION | FUNCTION | $\mathbf{0}$ | $\mathbf{1}$ |
| :---: | :---: | :---: | :---: | :---: |
| CP_GAIN_8 | IF_R [18] | IF Charge Pump <br> Current Gain | 1 X | 8 X |
| IF_PD_POL | IF_R [17] | IF Phase Detector <br> Polarity | Negative | Positive |

CP_GAIN_8 is used to toggle the IF charge pump current magnitude between 1 X mode ( $100 \mu \mathrm{~A}$ typical) and 8 X mode ( $800 \mu \mathrm{~A}$ typical).
IF_PD_POL is set to one when IF VCO characteristics are positive. When IF VCO frequency decreases with increasing control voltage IF_PD_POL should set to 0 .
4.1.5 FoLD* Programming Truth Table (IF_R[19]-IF_R[21])

| FoLD | Fo/LD OUTPUT STATE |
| :---: | :---: |
| 000 | IF and RF Analog Lock Detect |
| 100 | IF Digital Lock Detect |
| 010 | RF Digital Lock Detect |
| 110 | IF and RF Digital Lock Detect |
| 001 | IF R counter |
| 101 | IF N counter |
| 011 | RF R counter |
| 111 | RF N counter |

*FoLD - Fout/Lock Detect PROGRAMMING BITS

### 4.2 RF_R Register

If the Control Bits (CTL [1:0]) are 10, data is transferred from the 24 -bit shift register into the RF_R register latch which sets the RF PLL's 15 -bit R counter divide ratio. The divide ratio is programmed using the RF_R_CNTR word as shown in table 4.1.3. The divide ratio must be $\geq 3$. The bits used to control the voltage doubler (V2_EN) and RF Charge Pump (RF_CP_WORD) are detailed in 4.2.2.

| MSB | LSB |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| DLL_MODE | V2_EN | RF_CP_WORD [4:0] |  | RF_R_CNTR [14:0] | 1 | 0 |
| 23 | 22 | 17 | 16 | 21 | 0 |  |

# Programming Description 

### 4.2.1 (RF_R[22]-RF_R[23])

| DLL_MODE | V2_EN |  |  |  |
| :--- | :--- | :--- | :--- | :---: |
| BIT | LOCATION | FUNCTION | $\mathbf{0}$ | Slow |
| DLL_MODE | RF_R [23] | Delay Line Loop <br> Calibration Mode | RF_Voltage Doubler <br> Enable | Disabled |
| V2_EN | RF_R [22] | Enabled |  |  |

Note 1. V2_EN bit when set high enables the voltage doubler for the RF Charge Pump supply.
Note 2. DLL_MODE bit should be set to one for normal usage.
4.2.2 RF_CP_WORD (RF_R[17]-RF_R[21])

| CP_8X | CP_4X | CP_2X | CP_1X | RF_PD_POL |
| :--- | :--- | :--- | :--- | :--- |

RF_PD_POL ( RF_R[17] ) should be set to one when RF VCO characteristics are positive. When RF VCO frequency decreases with increasing control voltage RF_PD_POL should be set to zero.
CP_1X, CP_2X, CP_4X, and CP_8X are used to step the RF Charge Pump output current magnitude from $100 \mu \mathrm{~A}$ to 1.6 mA in $100 \mu \mathrm{~A}$ steps as shown in the table below.

RF Charge Pump Output Truth Table

| ICPo $\boldsymbol{\mu A}$ (typ) | CP8X <br> RF_R[21] | CP4X <br> RF_R[20] | CP2X <br> RF_R[19] | CP1X <br> RF_R[18] |
| :---: | :---: | :---: | :---: | :---: |
| 100 | 0 | 0 | 0 | 0 |
| 200 | 0 | 0 | 0 | 1 |
| 300 | 0 | 0 | 1 | 0 |
| 400 | 0 | 0 | 1 | 1 |
| $\cdot$ | $\bullet$ | $\bullet$ | $\bullet$ | $\bullet$ |
| 900 | 1 | 0 | 0 | 0 |
| $\cdot$ | $\cdot$ | $\cdot$ | 1 | $\bullet$ |
| 1600 | 1 | 1 | 1 |  |

### 5.0 Programmable Dividers (N Counters)

### 5.1 IF_N REGISTER

If the Control Bits (CTL [1:0]) are 0 1, data is transferred from the 24 -bit shift register into the IF_N register latch which sets the PLL's 15 -bit programmable N counter value and various control functions. The IF_N counter consists of the 3 -bit swallow counter (A counter), and the 12-bit programmable counter (B counter). Serial data format is shown below in tables 5.1.3 and 5.1.4. The divide ratio (IF_NB_CNTR) must be $\geq 3$. The divide ratio is programmed using the bits IF_N_CNTR as shown in tables 5.1.2 and 5.1.3. The minimum continuous divide ratio is 56 . The CMOS [3:0] bits program the 2 CMOS outputs detailed in section 5.1.2, and also contain the fractional test bit.

| MSB |  |  |  |  | LSB |
| :---: | :---: | :---: | :---: | :---: | :---: |
| IF_CTL_WORD [2:0] | CMOS [3:0] | IF_NB_CNTR [11:0] | IF_NA_CNTR [2:0] | 0 | 1 |
| 23 | 2120 | 1716 | 54 | 21 |  |

5.1.1 IF_CTL_WORD (IF_N[21]-IF_N[23])

| MSB | PWDN_IF | PWDN_MODE |
| :--- | :--- | :--- |
| IF_CNT_RST |  |  |

Note: See section 5.2.1.2 for IF control word truth table.

## Programming Description (Continued)

### 5.1.2 CMOS (Programmable CMOS outputs) (IF_N[17]-IF_N[20])

| MSB | TEST | OUT_1 | OUT_0 |
| :--- | :--- | :--- | :--- | :--- |
|  | FastLock | OUB |  |

Note: Test bit is reserved and should be set to zero for normal usage.

### 5.1.3 Programmable CMOS Output Truth Table

| Bit | Location | Function | $\mathbf{0}$ | $\mathbf{1}$ |
| :---: | :---: | :---: | :---: | :---: |
| OUT_0 | IF_N[17] | OUT0 CMOS Output Pin <br> Level Set | LOW | HIGH |
| OUT_1 | IF_N[18] | OUT1 CMOS Output Pin <br> Level Set | LOW | HIGH |
| Test | IF_N[19] | Fractional Test Bit | Normal Operation | No Fractional <br> Compensation |
| Fastlock | IF_N[20] | Fastlock Mode Select | CMOS Output | Fastlock Mode |

Test Bit IF_N[19] controls the fractional spur compensation and should be set to 0 for normal operation. If the test bit is set to 1 , then the fractional spurs become much worse, but the phase noise improves about 5 dB .
When the Fastlock bit is set to 1, OUT_0 and OUT_1 are don't care bits. Fastlock mode utilizes the OUT0 and OUT1 output pins to synchronously switch between active low and TRI-STATE. The OUT0 = LOW state occurs whenever the RF loop's CP_8X is selected HIGH while the Fastlock bit is set HIGH (see programming description 4.2.2). The OUTO pin reverts to TRI-STATE when the CP_8X bit is LOW. Similarly for the IF loop, the synchronous activation of OUT1 = LOW or TRI-STATE, is dependent on whether the CP_GAIN_8 is high or low respectively (see programming description 4.1.4).
5.1.4 3-BIT IF SWALLOW COUNTER DIVIDE RATIO (IF A COUNTER) (IF_N[2]-IF_N[4])

| Swallow Count <br> (A) | $\mathbf{y y y}$ |  |  |
| :---: | :---: | :---: | :---: |
|  | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ |
| 0 | 0 | 0 | 0 |
| 1 | 0 | 0 | 1 |
| $\cdot$ | $\bullet$ | $\bullet$ | $\bullet$ |
| 7 | 1 | 1 | 1 |

Note: Swallow Counter Value: 0 to 7
IF_NB_CNTR $\geq$ IF_NA_CNTR
Minimum continuous count $=56(A=0, B=7)$
5.1.5 12-BIT IF PROGRAMMABLE COUNTER DIVIDE RATIO (IF B COUNTER) (IF_N[5]-IF_N[16])

| IF_NB_CNTR |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Divide <br> Ratio | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| 3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 |
| 4 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 |
| - | - | - | - | - | - | - | - | - | - | - | - | - |
| 4095 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

Note: Divide ratio: 3 to 4095 (Divide ratios less than 3 are prohibited)
IF_NB_CNTR $\geq$ IF_NA_CNTR
N divider continuous integer divide ratio 56 to 32,767.

## Programming Description (Continued)

### 5.2 RF_N Register

If the control bits (CTL[2:0]) are 11 , data is transferred from the 24 -bit shift register into the RF_N register latch which sets the RF PLL's programmable N counter register and various control functions. The RF N counter consists of a 2-bit A counter, 2-bit B counter, 11-bit C counter, and a 4-bit fractional counter. For proper operation, C_WORD $\geqq$ MAX\{A_WORD, B_WORD\}+2. Serial data format is shown below.

| MSB |  |  |  |  |  |  | $\begin{array}{r} \text { LSB } \\ \hline 1 \end{array}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \begin{array}{l} \text { RF_CTL_WORD } \\ {[2: 0]} \end{array} \\ & \hline \end{aligned}$ | C_WORD [10:0] | B_WORD [1:0] | A_WORD [1:0] |  | FRAC_CONT [3:0] | 1 |  |
| 23 | 2120 | 109 | $8 \quad 7$ | 65 | 5 | 1 | 0 |

### 5.2.1.1 RF_CTL_WORD (RF_N[21]-RF_N[23])

| MSB | PWDN_RF | PRESC_SEL |
| :---: | :---: | :---: |
| RF_CNT_RST |  |  |

### 5.2.1.2 RF/IF Control Word Truth Table

| BIT | FUNCTION | $\mathbf{0}$ | $\mathbf{1}$ |
| :--- | :--- | :--- | :--- |
| IF_CNT_RST/RF_CNT_RST | IF/RF counter reset | Normal Operation | Reset |
| PWDN_IF/PWDN_RF | IF/RF power down | Powered up | Powered down |
| PWDN_MODE | Power down mode | Asynchronous power | Synchronous power |
|  | select | down | down |
| PRESC_SEL | Prescaler Modulus | $8 / 9 / 12 / 13$ | $16 / 17 / 20 / 21$ |
|  | Select | $0.5 \mathrm{GHz}-1.2 \mathrm{GHz}$ | $1.2 \mathrm{GHZ}-2.5 \mathrm{GHZ}$ |

The Counter Reset enable bit when activated allows the reset of both N and R counters. Upon powering up, the N counter resumes counting in "close" alignment with the R counter (the maximum error is one prescaler cycle).
Activation of the PLL power down bits result in the disabling of the respective N counter divider and de-biasing of its respective fin inputs (to a high impedance state). The respective $R$ counter functionality also becomes disabled when the power down bit is activated. The OSC ${ }_{I F}$ pin reverts to a high impedance state when both RF and IF power down bits are asserted. Power down forces the respective charge pump and phase comparator logic to a TRI-STATE condition. The MICROWIRE control register remains active and capable of loading and latching in data during all of the power down modes.
Both synchronous and asynchronous power down modes are available with the LMX235x family in order to adapt to different types of applications. The power down mode bit IF_N[21] is used to select between synchronous and asynchronous power down. The MICROWIRE control register remains active and capable of loading and latching in data during all of the power down modes.

## Synchronous Power Down Mode

One of the PLL loops can be synchronously powered down by first setting the power down mode bit HIGH (IF_N[21] = 1) and then asserting its power down bit (IF_N[22] or RF_N[22] = 1). The power down function is gated by the charge pump. Once the power down bit is loaded, the part will go into power down mode upon the completion of a charge pump pulse event.

## Asynchronous Power Down Mode

One of the PLL loops can be asynchronously powered down by first setting the power down mode bit LOW (IF_N[21] = 0) and then asserting its power down bit (IF_N[22] or RF_N[22] = 1). The power down function is NOT gated by the charge pump. Once the power down bit is loaded, the part will go into power down mode immediately.
Prescaler select is used to set the RF prescaler. The LMX2354 contains quadruple modulus prescalers. It uses the 16/17/20/21 prescaler mode to operate at $1.2 \mathrm{GHz}-2.5 \mathrm{GHz}$. In addition, it can use the $8 / 9 / 12 / 13$ prescaler to operate at $550 \mathrm{MHz}-1.2 \mathrm{GHz}$.

Programming Description (Continued)
5.2.2 N REGISTER—(8/9/12/13) PRESCALER OPERATING IN FRACTIONAL MODE (RF_N[6]-RF_N[20])

| RF_N_CNTR [14:0] |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Divide <br> Ratio | C Word |  |  |  |  |  |  |  |  |  |  | B Word |  | A Word |  |
| 1-23 | Divide Ratios Less than 24 are impossible since it is required that $\mathrm{C}>=3$ |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 24-39 | Some of these N values are Legal Divide Ratios, some are not |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 40 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 |
| 41 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 |
| ... | . | . | . | . | . | . | . | . | . | . | . | 0 | . | . | . |
| 16383 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 |

N REGISTER—(16/17/20/21) PRESCALER OPERATING IN FRACTIONAL MODE (RF_N[6]-RF_N[20])

| RF_N_CNTR [14:0] |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Divide <br> Ratio | C Word |  |  |  |  |  |  |  |  |  |  | B Word |  | A Word |  |
| 1-47 | Divide Ratios Less than 48 are impossible since it is required that C>=3 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 48-79 | Some of these N values are Legal Divide Ratios, some are not |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 80 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 |
| 81 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 |
| ... | . | . | . | . | . | . | . | . | . | . | . | 0 | . | . | . |
| 32767 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

5.2.3 FRACTIONAL MODULUS ACCUMULATOR (FRAC_CNTR) (RF_N[2]-RF_N[5])

| Fractional Ratio (F) |  | FRAC_CNTR |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Modulus 15 | Modulus 16 | RF_N[5] | RF_N[4] | RF_N[3] | RF_N[2] |
| 0 | 0 | 0 | 0 | 0 | 0 |
| $1 / 15$ | $1 / 16$ | 0 | 0 | 0 | 1 |
| $2 / 15$ | $2 / 16$ | 0 | 0 | 1 | 0 |
| $\cdot$ | $\bullet$ | $\cdot$ | $\bullet$ | $\bullet$ | $\bullet$ |
| $14 / 15$ | $14 / 16$ | 1 | 1 | 1 | 0 |
| N/A | $15 / 16$ | 1 | 1 | 1 | 1 |

## Programming Description (Continued)

5.3 QUADRATURE MODULUS PRESCALER

The LMX2354 contains a quadrature modulus prescaler, consisting of a prescaler, A counter, B counter and C counter. Once the $N$ value is known, the $A, B$, and $C$ values can be calculated by:
$C=N \operatorname{div} P$
$B=(N-C \cdot P) \operatorname{div} 4$
A = N mod 4
For the divide ratio to be legal, it is also required:
$C>=\max \{A, B\}+2$
fvco $=[\mathrm{N}+\mathrm{F}] \times[$ fosc $/ \mathrm{R}]$
$\mathrm{N}=\mathrm{P} \cdot \mathrm{C}+4 \cdot \mathrm{~B}+\mathrm{A}$
F: Fractional ratio (contents of FRAC_CNTR divided by the fractional modulus)
$\mathrm{f}_{\mathrm{vco}}$ : Output frequency of external voltage controlled oscillator (VCO)
C: Preset value of the C counter
B: Preset value of the $B$ counter
A: Preset value of the A counter
$\mathrm{f}_{\text {osc }}$ : Output frequency of the external reference frequency oscillator
R: Preset divide ratio of binary 15 -bit programmable reference counter (3 to 32,767 )
P: Preset modulus of quadrature modulus prescaler
8/9/12/13 $550 \mathrm{MHz}-1.2 \mathrm{GHz}$
16/17/20/21 1.2 GHz-2.5 GHz

### 5.4 SERIAL DATA INPUT TIMING



Note: Data shifted into register on clock rising edge. Data is shifted in MSB first.
TEST CONDITIONS: The Serial Data Input Timing is tested using a symmetrical waveform around $\mathrm{V}_{\mathrm{CC}} / 2$. The test waveform has an edge rate of $0.6 \mathrm{~V} / \mathrm{ns}$ with amplitudes of $2.2 \mathrm{~V} @ \mathrm{~V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ and $2.6 \mathrm{~V} @ \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V}$.

Programming Description
(Continued)

### 5.5 LOCK DETECT DIGITAL FILTER

The Lock Detect Digital Filter compares the difference between the phase of the inputs of the phase detector to a RC generated delay of approximately 15 ns . To enter the locked state (Lock $=$ HIGH) the phase error must be less than the 15 ns RC delay for 5 consecutive reference cycles. Once in lock (Lock = HIGH), the RC delay is changed to approximately 30 ns. To exit the locked state (Lock = LOW), the phase error must become greater than the 30 ns RC delay. When the PLL is in the power down mode, Lock is forced LOW. A flow chart of the digital filter is shown at right.


## Programming Description (Continued)

### 5.6 ANALOG LOCK DETECT FILTER

When the Fo/LD output is configured in analog lock detect mode an external lock detect circuit is needed in order to provide a steady LOW signal when the PLL is in the locked state. A typical circuit is shown below.

5.7 TYPICAL LOCK DETECT TIMING


Physical Dimensions inches (millimeters) unless otherwise noted


Physical Dimensions inches (millimeters) unless othervise noted (Continued)


DIMENSIONS ARE IN MILLIMETERS

RECOMMENDED LAND PATTERN
1:1 RATIO WITH PACKAGE SOLDER PADS


Chip Scale Package
For Tape and Reel ( 2500 Units per Reel)
Order Number LMX2354SLBX
NS Package Number SLB24A

## LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.

| National Semiconductor Corporation <br> Americas <br> Email: support@nsc.com <br> www.national.com | National Semiconductor Europe <br> Fax: +49 (0) 180-530 8586 <br> Email: europe.support@nsc.com <br> Deutsch Tel: +49 (0) 6995086208 <br> English Tel: +44 (0) 8702402171 <br> Français Tel: +33 (0) 141918790 | National Semiconductor <br> Asia Pacific Customer <br> Response Group <br> Tel: 65-2544466 <br> Fax: 65-2504466 <br> Email: ap.support@nsc.com | National Semiconductor Japan Ltd. <br> Tel: 81-3-5639-7560 <br> Fax: 81-3-5639-7507 |
| :---: | :---: | :---: | :---: |

2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.
